Global Journal of Engineering Science and Research Management

ASSEMBLY AND TEST PROCESS OPTIMIZATION FOR SCALABLE PACKAGE SEMICONDUCTOR DEVICE

Antonio R. Sumagpang Jr., Frederick Ray I. Gomez

* Back-End Manufacturing & Technology, STMicroelectronics, Inc.
9 Mountain Drive, Light Industry & Science Park II, Brgy. La Mesa, Calamba City, Laguna, Philippines 4027

DOI: 10.5281/zenodo.2264935

KEYWORDS: Semiconductor; assembly scalable package; line stressing; design of experiments.

ABSTRACT
The technical paper presents a methodological approach to deal with a new product trend that will be successfully manufactured during assembly production ramp-up. The project is intended to determine the required process flow and machine platforms for high-density and high-complexity scalable device. Critical processes are shown and top reject contributors are addressed through systematic method by using statistical tools and in-depth engineering analysis.

The Scalable Package Semiconductor Device is one of the newest and latest developed device in the plant, which functions as a diode for mobile and computer applications. The device is considered high density as its 6” single wafer is equivalent to 400,000 units compared to conventional device consisting of only 1,000 units. In addition, it is considered as a device with high complexity as state-of-the-art platforms are needed to satisfy its output process. Furthermore, the device has a very thin die and with the smallest total package dimension. The process of assembly manufacturing includes a step cutting method of wafers, compression molding, and in-strip testing, which are unlikely to be found on other semiconductor industries. Ultimately, complex errors and top reject contributor of identified critical processes are corrected and the target or required process capability index is effectively achieved.

INTRODUCTION
In order to cope with the fast-paced technology in semiconductor industry, one should have a very good impression from the customer be it internal or external. This is one of the biggest challenges for any semiconductor company in order to maintain its competitive market position and value. However, failure to provide customer expectation in terms of on-time delivery will result to possible business failure. This critical scenario should be avoided that’s why a risk production or line stressing is being done in preparation to full production mode. A total of 10 to 30 lots are line stressed to capture all hindrances in the production line and thus corrected immediately to prevent delivery issues.

Delinquency in view of customer or missed deliveries was the scenario encountered during the line stressing and ramp-up of Scalable Package Semiconductor Device (hereinafter referred to as Device SP). With the continuing technology trends and state-of-the-art platforms [1] [2] [3], this technical paper discussed how the burden was turned into milestones when top yield detractors of critical processes were addressed by in-depth engineering analysis and utilizing statistical tools at early stage of production, and ultimately achieving the organization’s objective to deliver quality products to valued customers.

The Device in Focus
Device SP is a diode with a single wire connection, for mobile phones and computer applications. Shown in Fig. 1 is the package illustration, top view and cross-section view of Device SP.
Device SP is compared in Fig. 2 to the size of a grain, to illustrate the complexity of the process and the device itself with primary consideration on the total package dimension. As the size becomes smaller, process and device complexity become more challenging. Device SP is considered high density as its 6” single wafer is equivalent to 400,000 units compared to conventional device consisting of only 1,000 units. In addition, it is considered as a device with high complexity as state-of-the-art platforms were needed to satisfy its output process.

Assembly to Test Full Process Flow

Complete process flow for Device SP starting from Pre-Assembly to Back-end Assembly until Test and Finish and Packing is shown in Fig. 3. It is worth noting that assembly and test process flow varies with the product and the technology [4] [5].

Three critical processes were identified using risk analysis, as identified in Table 1. Evaluation was made before the risk build to accelerate confidence on line stressing. Furthermore, Potential Risk Analysis was given contingency plans and created corrective actions.
Table 1. Potential risk analysis of Device SP

<table>
<thead>
<tr>
<th>Item</th>
<th>Identified Risk</th>
<th>Resulting Potential Risk</th>
<th>Evaluation</th>
<th>Before Action</th>
<th>Identified Action</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Wafer sawing quality (conductive die-attach film adhesion, small dice dimensions, chippings, excessive dice-off)</td>
<td>• L ow yield • R eliability</td>
<td>9 9 A</td>
<td>Sawing process using step-cut method, wafer staging</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>0.3mm package molding, package molding defects, voids, incomplete fill</td>
<td>• L ow yield • R eliability</td>
<td>9 9 A</td>
<td>Capability using compression molding technology</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Marking misalignment due to small mark area</td>
<td>• L ow yield • R eliability</td>
<td>9 9 A</td>
<td>Marking alignment optimization, precision alignment jig</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Tape and reel, flip chip packing</td>
<td>• L ow yield • R eliability</td>
<td>9 9 A</td>
<td>Capability using flip-chip technology</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>In-strip test over rejections (singulated units)</td>
<td>• L ow yield • R eliability</td>
<td>9 9 A</td>
<td>Implementation of reverse process flow</td>
<td></td>
</tr>
</tbody>
</table>

Reject contributors on the identified critical processes are shown in Fig. 4. Wafer Saw, Mold and In-Strip Test or Final Test experienced deviations or output abnormalities as a result of not optimized parameters which are normally attributed to newly introduced device.

Fig. 4. Defect per process contribution

Process Pareto Diagram of Rejects per Critical Process
Wafer Saw process contributed to the 23% defects as illustrated in the graph of Fig. 4. And of these 23% defects, Pareto diagram on Fig. 5 shows die chipping was the top contributor, followed by dice off and broken wafer. Other critical processes affecting the line stressing mode that have significant contribution of defect are the Final Test and the Mold encapsulation processes with 36% and 21% contribution, respectively. Parameter optimization
Global Journal of Engineering Science and Research Management

is one of the factors to be checked as this type of device is to be built for the first time in the plant. Benchmarking for similar device to other sites is being considered to have a baselining on critical process parameters. Fig. 5 also presents the Pareto diagram of reject contribution for the Final Test and Mold processes, respectively, with actual Defect Parts per Million (DPPM) intentionally not given.

![Fig. 5. Pareto diagram of rejects showing the top contributor (Actual DPPM values intentionally not shown)](image)

**Problem Statement**

Top rejects based on Pareto diagram of identified three critical processes substantially affect the yield and delivery during production stressing performance. With this, optimization is highly recommended before it reaches the full production release. Table 2 summarizes the top defect signatures of the critical processes. Further analyses and investigations of failures are made by collecting actual reject samples from critical processes. This will serve as lead in the investigations and formulation of corrective actions.

**Table 2. Top defect signature of critical processes**

<table>
<thead>
<tr>
<th>Critical Process</th>
<th>Top Defect Signature</th>
<th>Criteria</th>
<th>Remarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>Wafer Saw</td>
<td>Chippings</td>
<td>Not allowed to reach active metallization</td>
<td>Failed</td>
</tr>
</tbody>
</table>

REVIEW OF RELATED LITERATURE
Three critical processes of Device SP earlier identified are the Wafer Saw, Mold, and Final Test processes. Details of each critical process and their corresponding top reject contributor are further discussed in this chapter.

Wafer Saw (Critical Process # 1)
Device SP is considered as Low-K (a material with a small dielectric constant) wafer (very thin), thus sawing becomes a critical process. When abrasive blades cut or groove the material, they are actually grinding and removing it. The mechanism is similar to that of a metal saw: the gaps between the teeth of the saw whisk material away from the point of processing. These gaps, called chip pockets, are encircled in Fig. 6.

New blade has diamonds covered wholly by the bonding material and no diamonds (hammers) are exposed on the surface [6]. Therefore, diamonds cannot make cracks. If you cut the wafer with this condition, big chippings may happen, or the blade may be broken depending on the cutting speed [7]. After dressing, bonding material is removed and diamond comes out on the surface as shown in Fig. 7. At the same time, small hole called chip pocket is created. This chip pocket will bring cooling water in the cutting area and will draw out small cutting chips temporarily storing in this pocket.
The blade is composed primarily of grit and bond. The grit is what actually performs the processing. The bond’s role is to hold the grit in place. Chippings are generally present on a new blade. Hence, blade dressing and precut are needed to be performed, as illustrated in Fig. 8. Blades are dressed before shipment. However, precut operation is still needed to condition the blade and to true the outside diameter, removes excess binder material or loose diamond particles, and minimize the load, creating a cooler and freer cut resulting to minimize occurrence of chippings.

Dressing and Pre-cutting cannot simply eradicate chippings when using a single blade. Single blade carries a greater process load and thus, results in an increase in surface chippings. That is why a Step-Cutting mode was introduced to minimize chippings during cutting. Step-Cutting method shown in Fig. 9 is done using two blades (Z1 & Z2). The Z1 will partially cut the wafer and Z2 will totally cut the wafer making it stress relief.
One of the integral components in the production of semiconductor Integrated Circuits (IC) is the molding compound [8], a packaging material for encapsulation to protect the IC from external environment. Unlike conventional transfer molding, Device SP process uses compression molding [9] with ultra-fine filler compound, shown in Fig. 10.

The advantages of compression molding system are zero/less wire damage, good filling on narrow gap on die, and no cull/no runner. The technology was necessary for Device SP due to the requirement of narrow mold thickness. With this, device is prone to voids during molding, thus voids became the top reject contributor. Mold voids are commonly easy to correct, but this requires a thorough parameter optimization through design of experiments (hereinafter referred to as DOE). DOE was done to achieve desired parameter range for molding process taking into account the critical input and output responses. Moreover, mold voids is the critical and primary output response.
In-Strip Test (Critical Process # 3)

Conventionally, units are tested after singulation, but in limited quantity. In this era of technological advancements of high density device, In-Strip Testing was developed. The dilemma however is the contacting issues, as illustrated in Fig. 11. Device SP is consist of 12,740 singulated units making it prone to alignment failures compared to conventional device consisting of less than 500 units.

![Fig. 11. Singulated units showing narrow gaps in between units, resulting to auto align (AA) failures](image)

**METHODOLOGY**

To mitigate the chippings, DOE was done on the three input variables at wafer saw, dressing, precutting, and step-cutting mode, as summarized in Table 3.

<table>
<thead>
<tr>
<th>Process</th>
<th>Run 1</th>
<th>Run 2</th>
<th>Run 3</th>
<th>Run 4</th>
<th>Run 5</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dressing</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>Precut</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>Step-cut</td>
<td>No</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

DOE for compression mold was conducted with the objective to determine and define window for critical parameter range, thus eliminate mold voids. Shown in Fig. 12 is the DOE matrix prepared using SAS-JMP [10], a system software calculating automatically the combination of runs.

![Fig. 12. 3x3 full factorial design for mold voids](image)
Full factorial design with a total of nine runs was created. At SAS-JMP, mold temperature and cure time were identified as the most critical parameters that will cause mold voids defect. Results of each run will be discussed in the results section.

In order to eliminate alignment issues, reverse flow was employed. The reverse flow which is testing prior singulation will ultimately resolve Auto Align and other singulation related defects as testing will be done on a strip form. Table 4 shows the matrix to help identify and address the AA failure.

<table>
<thead>
<tr>
<th>Man</th>
<th>Machine</th>
<th>Method</th>
<th>Material</th>
<th>Environment</th>
</tr>
</thead>
<tbody>
<tr>
<td>Prober operator</td>
<td>Prober</td>
<td>Strip loading *</td>
<td>Strip *</td>
<td>N/A</td>
</tr>
<tr>
<td>Singulation operator</td>
<td>Sawing machine</td>
<td>Strip sawing *</td>
<td>Blade</td>
<td>N/A</td>
</tr>
<tr>
<td>Strip mount operator</td>
<td>Strip mounter</td>
<td>Strip mounting *</td>
<td>Mounting tape</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Mounting jig *</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Sawing before testing *</td>
<td>N/A</td>
</tr>
</tbody>
</table>

**RESULTS AND DISCUSSION**

Optimum process parameters were attained based on the results of the DOE that addressed the top reject contributors to the critical processes. Comparative tests were used to statistically validate the results, with the aid of SAS-JMP, a statistical software which greatly facilitates in analyzing the data and relieves much of the tedious calculation. All-Pairs Tukey-Kramer test was preferably used to give a more conservative estimate of results as compared to the other tests.

**Wafer Saw Optimization to Address Die Chippings**

DOE results confirmed that when blade is Dressed, Precut and used Step-Cutting mode, it gives minimal surface chippings. Fig. 13 shows the statistical results with All-Pairs Tukey-Kramer test revealing a highly significant difference on Run 5 in terms of surface chippings among other runs.

**Compression Mold Optimization to Address Voids**

During development the initial problem encountered was package voids every shot. Together with the mold machine supplier [9] and the mold compound supplier, DOE was performed using a matrix of different batch of mold compound and sets mold parameter. The DOE result is illustrated in Fig. 14.
DOE results of compression molding showed that optimum parameters in terms of voids can be achieved by using the 175 degrees Celsius and 180 seconds curing time regardless of molding compound used.

In-Strip Test Optimization to Address AA Fails

Fig. 15 presents the comparable yield and test results during preliminary evaluations when reverse flow is implemented without AA failures.

Although preliminary evaluations were made, large scale validation is needed as reverse flow is considered major change and will undergo process change review. It will take a longer time to implement due to its major change requirements. AA fails was still further investigated while waiting for the reverse flow to be put in place. Cause and effect matrix was tabulated to identify other factors contributing to this defect.

After identifying the potential causes and validating its contribution on AA fails, the following solution and error proofing was created. Solution was put in place based on cost, applicability, effectiveness and impact to the problem. During the course of brainstorming, a breakthrough idea came out that will defeat all odds. AA fails will ultimately resolve by reversing its process, as AA fails occur when the products are singulated brought about by traditional way of testing units after singulation, this time testing was done on a strip form prior singulation thus eliminating the problem.
Table 5. Solution validation matrix

<table>
<thead>
<tr>
<th>Potential Causes</th>
<th>Actions</th>
<th>Error Proofing Level</th>
<th>Status</th>
</tr>
</thead>
<tbody>
<tr>
<td>Excessive vacuum force on prober chuck</td>
<td>Install air regulator / vacuum reducer near chuck area</td>
<td>2</td>
<td>Implemented</td>
</tr>
<tr>
<td>Insufficient edge stopper to prevent block from moving during mounting</td>
<td>Redesign mounting jig with edge stopper to prevent block from moving during mounting</td>
<td>2</td>
<td>Implemented</td>
</tr>
<tr>
<td>Too many air voids in between unit and tape upon mounting</td>
<td>Cleaning of block prior mounting</td>
<td>3</td>
<td>Implemented</td>
</tr>
<tr>
<td>Movement of singulated units causing AA failures</td>
<td>Implementation of reverse flow</td>
<td>1</td>
<td>Implemented</td>
</tr>
<tr>
<td></td>
<td>Implement testing prior singulation process</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Verification of Results
After the implementation of the identified solutions, level of rejections was monitored. Shown below in Fig. 16 are the results before and after the solution implementation.

![RESULTS VERIFICATION GRAPH](image)

Fig. 16. Improvement after implementation of the corrective actions
(Actual DPPM values intentionally not shown)

Significant reduction in the level of rejects were achieved and the three critical processes and their corresponding top reject contributor become stable after the implementation of corrective action. A Poka-Yoke approach by reverse flow lead to the elimination of AA Fails and a remarkable improvement of 95% gained after the implementation of corrective actions for voids and chippings through comprehensive DOE. This is a good indication of manufacturing preparedness for full production mode.

CONCLUSIONS AND RECOMMENDATIONS
Although, a flawless New Package Introduction cannot be realized immediately, process optimizations play a vital role to as early as line stressing stage, before full production release can be granted. Employing an in-depth engineering analysis and with the aid of statistical analysis in solving top reject contributors were presented on this technical paper. Using the knowledge and understanding on statistical tools led us to pinpoint the critical processes that need special attention and focus during risk production. Top reject contributors were identified using Pareto analysis and problems were addressed using DOE and solution validation was employed to formulate effective corrective actions. Chippings at wafer sawing can be addressed by doing dressing, precut and step-cutting mode. Voids induced during compression molding can be eliminated using optimum parameters via DOE of 175 degree Celsius and 180 seconds curing time. Auto align failure can be eliminated by thinking out-of-the-box idea like that of reversing its process.
It is recommended that the corrective actions identified, sustained, and monitored to maintain the rejects on the acceptable PPM level as some of the identified rejects cannot be zeroed out or eliminated. This technical paper showed how to dig and identify contributing factors on the top rejects of critical processes during early stage of production and employing in-depth engineering and statistical analysis to attain significant improvements and recommends a permanent fix to production line. It is imperative that when new devices are coming in, critical processes are needed to be identified and that appropriate corrective actions and solutions be made so that when full production are set, deliveries will not be at stake.

It is also highly recommended, if not necessary, that the assembly manufacturing processes observe proper ESD controls. Opportunities presented in [11] [12] could be very useful to help ensure ESD check and controls. Ultimately, continuous improvement is important for sustaining the quality excellence of any product and of the assembly plant.

ACKNOWLEDGMENT

The authors would like to express gratitude to STMicroelectronics Calamba New Product Introduction Team and to the Management Team for the extended support.

REFERENCES